High-speed decoder design using memristor-based nano-crossbar architecture
Document Type
Conference Article
Publication Title
Proceedings - 2016 6th International Symposium on Embedded Computing and System Design, ISED 2016
Abstract
Recent advances in physical implementation of the fourth circuit element, memristor, have opened up many promising applications of this device in versatile areas such as neuromorphic systems, memory, and logic design. One way to build logic circuits is to use a regular array of memristor-crossbar that can be configured to implement the required Boolean functions. In this work, the design for a decoder circuit is described using memristor-based nanoscale crossbar architecture. The delay of the proposed circuit is observed to grow linearly with the number of inputs compared to the exponential delay experienced in earlier designs. The proposed design is validated using NgSpice simulation.
First Page
77
Last Page
81
DOI
10.1109/ISED.2016.7977058
Publication Date
7-12-2017
Recommended Citation
Kule, Malay; Dutta, Avik; Rahaman, Hafizur; and Bhattacharya, Bhargab B., "High-speed decoder design using memristor-based nano-crossbar architecture" (2017). Conference Articles. 201.
https://digitalcommons.isical.ac.in/conf-articles/201